RV12 RISC-V Processor

    Single-core RV32I, RV64I compliant RISC CPU based on the industry standard RISC-V instruction, for the embedded market.

    Platform-Level Interrupt Controller (PLIC)

    Fully parameterised and configurable RISC-V compliant Platform Level Interrupt Controller (PLIC)

    GNU Eclipse Plugin

    GNU Eclipse Plugin GNU Eclipse Plugin GNU Eclipse Plugin

    AHB-Lite APB4 Bridge

    Parameterized soft IP interconnect bridge between the AMBA 3 AHB-Lite v1.0 and AMBA APB v2.0 bus protocols

    AHB-Lite Multilayer Switch

    High Performance, Low Latency AHB-Lite Interconnect Fabric supporting an unlimited number of Bus Masters and Slaves

    APB4 Multiplexer

    Multiplexer enabling a single APB4 Master to communicate with multiple APB4 Slaves (Peripherals) via a common bus

    AHB-Lite Memory

    Fully parameterized soft IP implementing on-chip memory for access by an AHB-Lite based Master.

    APB4 GPIO

    Fully parameterised core designed to provide a user-defined number of general purpose, bidirectional IO to a design

    AHB-Lite Timer

    Timer module compliant the RISC-V Privileged 1.9.1 specification.

    8b/10 Decoder

    A full implementation of the 8b10b Widmer and Franaszek scheme, detects special commas and automatically detects K28.5.